DocumentCode :
2545737
Title :
An Efficient Computation of Statistically Critical Sequential Paths Under Retiming
Author :
Ekpanyapong, Mongkol ; Zhao, Xin ; Lim, Sung Kyu
Author_Institution :
Intel Corp., Folsom, CA
fYear :
2007
fDate :
23-26 Jan. 2007
Firstpage :
547
Lastpage :
552
Abstract :
In this paper we present the statistical retiming-based timing analysis (SRTA) algorithm. The goal is to compute the timing slack distribution for the nodes in the timing graph and identify the statistically critical paths under retiming, which are the paths with a high probability of becoming timing-critical after retiming. SRTA enables the designers to perform circuit optimization on these paths to reduce the probability of them becoming timing bottleneck if the circuit is retimed as a post-process. We provide a comparison among static timing analysis (=STA), statistical timing analysis (=SSTA), retiming-based timing analysis (=RTA), and our statistical retiming-based timing analysis (SRTA). Our results show that the placement optimization based on SRTA achieves the best performance results.
Keywords :
circuit optimisation; graph theory; logic design; sequential circuits; statistical analysis; circuit optimization; probability; static timing analysis; statistical retiming-based timing analysis algorithm; statistically critical sequential paths; timing graph; timing slack distribution; Algorithm design and analysis; Arithmetic; Circuit optimization; Delay effects; Distributed computing; Partitioning algorithms; Probability distribution; Random variables; Sequential circuits; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2007. ASP-DAC '07. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
1-4244-0629-3
Electronic_ISBN :
1-4244-0630-7
Type :
conf
DOI :
10.1109/ASPDAC.2007.358043
Filename :
4196089
Link To Document :
بازگشت