Title :
Runtime leakage power estimation technique for combinational circuits
Author :
Lin, Yu-Shiang ; Sylvester, Dennis
Author_Institution :
Electron. Eng. & Comput. Sci., Michigan Univ.
Abstract :
This paper carefully examines subthreshold leakage during circuit operation (runtime) and develops a novel analysis technique to capture this important effect, which is currently ignored in traditional steady-state leakage calculation approaches. We implement novel dynamic and static estimation methods that provide significant speed improvements over full SPICE simulations and yield estimation errors of approximately 12% on average compared to more than 2times errors in steady-state based subthreshold leakage analysis.
Keywords :
SPICE; combinational circuits; estimation theory; leakage currents; SPICE simulations; combinational circuits; dynamic estimation methods; error estimation; runtime leakage power estimation technique; static estimation methods; subthreshold leakage analysis; Circuit simulation; Combinational circuits; Power dissipation; Runtime; Semiconductor device modeling; Steady-state; Subthreshold current; Switching circuits; Voltage; Yield estimation;
Conference_Titel :
Design Automation Conference, 2007. ASP-DAC '07. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
1-4244-0629-3
Electronic_ISBN :
1-4244-0630-7
DOI :
10.1109/ASPDAC.2007.358062