DocumentCode :
254669
Title :
A low-cost architecture for DWT filter banks in RNS applications
Author :
Yinan Kong ; Safari, A. ; Niras, C.V.
Author_Institution :
Dept. of Eng., Macquarie Univ., Sydney, NSW, Australia
fYear :
2014
fDate :
10-12 Dec. 2014
Firstpage :
448
Lastpage :
451
Abstract :
This paper presents a low-cost Finite Impulse Response (FIR) filter architecture for Discrete Wavelet Transform (DWT) using Residue Number System (RNS) arithmetic blocks. Modular adders and multipliers of the RNS-based filter banks are simplified using the low-cost moduli set (2n -1, 2n, 2n+1) and 6-bit dyadic-fraction filter coefficients. The FPGA synthesis results show that the proposed RNS-based filters operate 28% faster than the initial filter banks operated by binary arithmetic. Another noteworthy result is that the proposed RNS-based filter bank require less area compared to the initial filter bank. It confirms that using the proposed architecture for RNS-based filter banks has saved on the hardware complexity and the system area requirement.
Keywords :
FIR filters; adders; channel bank filters; discrete wavelet transforms; field programmable gate arrays; multiplying circuits; residue number systems; DWT filter banks; FIR filter; FPGA synthesis; RNS arithmetic blocks; binary arithmetic; discrete wavelet transform; dyadic-fraction filter coefficients; low-cost architecture; low-cost finite impulse response filter; low-cost moduli set; modular adders; multipliers; residue number system; word length 6 bit; Adders; Delays; Discrete wavelet transforms; Field programmable gate arrays; Filter banks; Finite impulse response filters; Discrete Wavelet Transform (DWT); Finite Impulse Response (FIR); Residue Number System (RNS); low-cost moduli set;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits (ISIC), 2014 14th International Symposium on
Conference_Location :
Singapore
Type :
conf
DOI :
10.1109/ISICIR.2014.7029566
Filename :
7029566
Link To Document :
بازگشت