Title :
AWafer-Level Defect Screening Technique to Reduce Test and Packaging Costs for "Big-D/Small-A" Mixed-Signal SoCs
Author :
Bahukudumbi, Sudarshan ; Ozev, Sule ; Chakrabarty, Krishnendu ; Iyengar, Vikram
Author_Institution :
Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC
Abstract :
Product cost is a key driver in the consumer electronics market, which is characterized by low profit margins and the use of a variety of "big-D/small-A" mixed-signal system-on-chip (SoC) designs. Packaging cost has recently emerged as a major contributor to the product cost for such SoCs. Wafer-level testing can be used to screen defective dies, thereby reducing packaging cost. We propose a new correlation-based signature analysis technique that is especially suitable for mixed-signal test at the wafer-level using low-cost digital testers. The proposed method overcomes the limitations of measurement inaccuracies at the wafer-level. A generic cost model is developed to evaluate the effectiveness of wafer-level testing of analog and digital cores in a mixed-signal SoC, and to study its impact on test escapes, yield loss and packaging costs. Experimental results are presented for a typical mixed-signal "big-D/small-A" SoC, which contains a large section of flattened digital logic and several large mixed-signal cores.
Keywords :
consumer electronics; integrated circuit packaging; integrated circuit testing; logic circuits; logic testing; mixed analogue-digital integrated circuits; system-on-chip; big-D/small-A mixed-signal system-on-chip designs; consumer electronics market; correlation-based signature analysis; digital logic; generic cost model; low-cost digital testers; mixed-signal SoC; mixed-signal cores; mixed-signal test; packaging cost reduction; test cost reduction; wafer-level defect screening; wafer-level testing; Circuit testing; Consumer electronics; Costs; Digital integrated circuits; Electronic equipment testing; Electronics packaging; Pins; Production; Semiconductor device modeling; Wafer scale integration;
Conference_Titel :
Design Automation Conference, 2007. ASP-DAC '07. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
1-4244-0629-3
Electronic_ISBN :
1-4244-0630-7
DOI :
10.1109/ASPDAC.2007.358091