DocumentCode :
2546910
Title :
Efficient architecture for Reed Solomon block turbo code
Author :
Piriou, Erwan ; Jego, Christophe ; Adde, Patrick ; Le Bidan, Raphael ; Jezequel, Michel
Author_Institution :
GET/ENST Bretagne, CNRS TAMCIC UMR, Brest
fYear :
2006
fDate :
21-24 May 2006
Abstract :
Reed-Solomon codes are block-based error correcting codes with a wide range of applications in digital communications and storage. Recently, block turbo codes using Reed-Solomon component codes have been introduced. This was motivated by the highest code rate property of Reed-Solomon codes and their efficiency for burst error correction. In fact, the main advantage of Reed-Solomon block turbo codes is for high code rate applications. For these applications, the code length and consequently the decoder complexity are smaller than for usual Bose-Chaudhuri-Hocquenghem block turbo codes. This paper presents a block turbo decoder architecture using Reed-Solomon component codes. Our elementary soft input soft output decoder is dedicated to Reed-Solomon codes (31, 29, 3) with single error correction power. To the authors´ knowledge, this is the first published architecture implementing this type of decoder. Experimentation has been done on a Stratix-based NIOS development board
Keywords :
Reed-Solomon codes; block codes; computational complexity; error correction codes; turbo codes; Bose-Chaudhuri-Hocquenghem block turbo codes; Reed-Solomon block turbo code; block turbo decoder architecture; block-based error correcting codes; decoder complexity; Concatenated codes; Convolutional codes; Error correction codes; Forward error correction; Galois fields; Iterative decoding; Product codes; Redundancy; Reed-Solomon codes; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693426
Filename :
1693426
Link To Document :
بازگشت