DocumentCode :
2547648
Title :
An efficient adaptive interlace-to-progressive scan conversion scheme and hardware implementation
Author :
Salehi, Shahab ; Handjojo, Benitius M. ; Wang, Wei ; Chen, Yaobin
Author_Institution :
Dept. of Electr. & Comput. Eng., Indiana Univ., Indianapolis, IN
fYear :
2006
fDate :
21-24 May 2006
Lastpage :
3829
Abstract :
The digital television (DTV) technology becomes widely available and the need for a good interlace-to-progressive conversion (IPC) algorithm becomes more inevitable. In this paper, a new IPC scheme is proposed, which combines several existing techniques and is suitable for hardware implementation. The proposed scheme consists of three components: a spatial linear pre-filter, a motion estimator, and a three stage adaptive recursive (3SAR) filter. The proposed adaptive filter improves the performance of the system without requiring complex hardware design. The computer simulations and real-time FPGA/ASIC implementation demonstrate the efficiency and effectiveness of the proposed scheme in hardware applications
Keywords :
adaptive filters; application specific integrated circuits; digital television; field programmable gate arrays; image processing; motion estimation; recursive filters; television standards; FPGA-ASIC implementation; IPC algorithm; adaptive interlace-to-progressive scan conversion; digital television; motion estimator; spatial linear pre-filter; three stage adaptive recursive filter; Adaptive filters; Application software; Application specific integrated circuits; Computer simulation; Digital TV; Field programmable gate arrays; Hardware; Motion estimation; Nonlinear filters; Recursive estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693462
Filename :
1693462
Link To Document :
بازگشت