DocumentCode
2547784
Title
Wide temperature spectrum low leakage dynamic circuit technique for sub-65nm CMOS technologies
Author
Kursun, Volkan ; Liu, Zhiyu
Author_Institution
Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI
fYear
2006
fDate
21-24 May 2006
Abstract
A new circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate oxide leakage power in domino logic circuits. PMOS-only sleep transistors are utilized along with a dual threshold voltage CMOS technology to place an idle domino circuit into a low leakage state. The effectiveness of the circuit technique is evaluated for a wide-temperature spectrum, considering both long and short idle periods. Assuming a short idle period at a temperature of 110degC, up to 95.6% reduction in leakage power is observed as compared to standard dual threshold voltage domino circuits. Alternatively, assuming a long idle period at the room temperature, the circuit technique reduces the leakage power by up to 96.9% as compared to the standard dual threshold voltage domino logic circuits. Furthermore, by employing PMOS-only sleep transistors, the presented circuit technique reduces the total leakage power by up to 43.8% as compared to a previously published sleep scheme based on NMOS sleep transistors in a 45nm CMOS technology
Keywords
CMOS logic circuits; leakage currents; 110 C; 45 nm; CMOS technologies; NMOS sleep transistors; PMOS-only sleep transistors; domino logic circuits; dynamic circuits; leakage power reduction; CMOS technology; Energy consumption; Insulation; Leakage current; Logic circuits; MOSFETs; Sleep; Subthreshold current; Temperature; Threshold voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location
Island of Kos
Print_ISBN
0-7803-9389-9
Type
conf
DOI
10.1109/ISCAS.2006.1693469
Filename
1693469
Link To Document