Title :
An infinite-skew tolerant delay locked loop
Author :
Petkov, Pavel ; Conder, Jim ; Gerfers, Friedel
Author_Institution :
Philips Semicond., Starnberg
Abstract :
This paper describes a new delay locked loop (DLL) architecture with infinite-skew tracking range. This is accomplished by two inverse operating delay lines, which work in a ping-pong fashion. Only a small number of delay elements are required, leading to a low delay gain and resulting in improved jitter performance compared to state of-the-art DLLs. The architecture has simple control, inherent start-up initialization, and good noise performance. The architecture is applicable for very wide frequency range while retaining good stability. It is also physically small. This architecture was designed in CMOS18 (0.18 mum) process for 1.6 Gb/s operation
Keywords :
CMOS integrated circuits; delay lines; delay lock loops; integrated circuit design; jitter; 0.18 micron; 1.6 Gbit/s; CMOS18 process; delay lines; infinite-skew delay locked loop; infinite-skew tracking range; jitter performance; Clocks; Delay lines; Frequency; Jitter; Multiplexing; Page description languages; Phase detection; Signal processing; Stability; Virtual colonoscopy;
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
DOI :
10.1109/ISCAS.2006.1693508