DocumentCode :
2550449
Title :
Failure mechanism of power DMOS transistors under UIS stress conditions
Author :
Icaza-Deckelmann, A. ; Wachutka, G. ; Krumrey, J. ; Hirler, F.
Author_Institution :
Inst. for Phys. of Electrotechnol., Tech. Univ. Munich, Germany
fYear :
2002
fDate :
14-16 Oct. 2002
Firstpage :
349
Lastpage :
352
Abstract :
The failure mechanism of multiple-cell power DMOS transistors under UIS stress conditions, where the device current is imposed by the external circuit, is investigated by means of electrothermal device simulation. The results suggest that the failure is caused by the concentration of the each cell´s current in a bipolar transistor structure. In the simulation, a strong temperature rise precedes this pattern formation, within application-relevant current levels. Our analysis shows that the heat generated by the high current density may lead to an instability, and that subsequently the device current is likely to concentrate in one single cell of the device, producing eventual failure.
Keywords :
current density; failure analysis; power MOSFET; power bipolar transistors; semiconductor device models; semiconductor device reliability; UIS stress conditions; bipolar transistor structure; current; device current; electrothermal device simulation; external circuit; failure mechanism; heat generation; high current density; instability; multiple-cell power DMOS transistors; pattern formation; power DMOS transistors; strong temperature rise; Avalanche breakdown; Boundary conditions; Circuits; Electrothermal effects; Failure analysis; Ice; Physics; Power transistors; Stress; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Devices and Microsystems, 2002. The Fourth International Conference on
Print_ISBN :
0-7803-7276-X
Type :
conf
DOI :
10.1109/ASDAM.2002.1088541
Filename :
1088541
Link To Document :
بازگشت