DocumentCode :
2551715
Title :
Via placement for minimum interconnect delay in three-dimensional (3D) circuits
Author :
Pavlidis, Vasilis F. ; Friedman, Eby G.
Author_Institution :
Dept. of Electr. & Comput. Eng., Rochester Univ., NY
fYear :
2006
fDate :
21-24 May 2006
Lastpage :
4590
Abstract :
The propagation delay of interlayer 3D interconnects is investigated in this paper. For RC interconnects connecting two circuits located on different physical planes, the interconnect delay is minimized by optimally placing the non-stacked interlayer vias. The problem of determining this optimum via locations under the Elmore delay model is described as a geometric program. Simulations indicate delay improvements of up to 26% for relatively short interconnect. The proposed approach is also compared with a wire sizing algorithm. Timing-driven via placement exhibits better results both in terms of delay and power consumption
Keywords :
integrated circuit interconnections; integrated circuit layout; 3D circuits; Elmore delay model; RC interconnects; geometric program; interconnect delay; interlayer 3D interconnects; physical planes; power consumption; propagation delay; timing-driven via placement; wire sizing; Contracts; Impedance; Inorganic materials; Integrated circuit interconnections; Predictive models; Propagation delay; Routing; Semiconductor device modeling; Solid modeling; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693651
Filename :
1693651
Link To Document :
بازگشت