DocumentCode :
2552432
Title :
VERSE: a vector replacement procedure for improving test compaction in synchronous sequential circuits
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fYear :
1999
fDate :
7-10 Jan 1999
Firstpage :
250
Lastpage :
255
Abstract :
Static test compaction procedures for synchronous sequential circuits may saturate and be unable to further reduce the test sequence length before the test length reaches its minimum value, resulting in test sequences that may be longer than necessary. We propose a method to take a static compaction procedure out of saturation and allow it to continue reducing the test sequence length. The proposed method is based on the replacement of test vectors in the test sequence every time the compaction procedure reaches saturation. Test vector replacement is done such that the fault coverage of the sequence is maintained. After one or more test vectors are replaced, the test sequence is different from the one obtained after the compaction procedure saturated, and the compaction procedure can be applied to further reduce the test length. Experimental results with an effective static compaction procedure demonstrate that reductions in test length can be obtained by the proposed vector replacement method
Keywords :
automatic testing; fault diagnosis; logic circuits; sequential circuits; VERSE; fault coverage; static compaction procedure; synchronous sequential circuits; test compaction; test length; test sequence length; vector replacement procedure; Circuit faults; Circuit testing; Cities and towns; Compaction; Fault detection; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1999. Proceedings. Twelfth International Conference On
Conference_Location :
Goa
ISSN :
1063-9667
Print_ISBN :
0-7695-0013-7
Type :
conf
DOI :
10.1109/ICVD.1999.745156
Filename :
745156
Link To Document :
بازگشت