DocumentCode :
2552532
Title :
Design of hybrid full adder in deep subthreshold region for ultralow power applications
Author :
Guduri, Manisha ; Islam, A.
Author_Institution :
Dept. of Electron. & Commun. Eng., Birla Inst. of Technol., Ranchi, India
fYear :
2015
fDate :
19-20 Feb. 2015
Firstpage :
931
Lastpage :
935
Abstract :
This paper proposes a 10T hybrid 1-bit full adder circuit at 16-nm technology node in deep subthreshold region for ultralow-power applications. The proposed design is hybrid of MOSFET and CNFET (Carbon Nanotube Field Effect Transistor). It exhibits lower power dissipation compared to its full-CMOS version. The proposed hybrid design achieves 0.96x (1.02x), 1.06x (0.99x), 1.06x (0.99x) improvement in average power (average power variability), power-delay product (PDP variability), energy-delay product (EDP variability) respectively compared to its full-CMOS version. To verify the versatility of the proposed hybrid 1-bit full adder, we have employed it to design a 4-bit ripple carry full adder and observed that this design consumes ultralow power compared to its full CMOS version. The hybrid 4-bit adder achieves 1.05x (1.01x), 1.05x (1.01x), 1.05x (1.01x) improvement in average power (average power variability), power-delay product (PDP variability), energy-delay product (EDP variability) respectively compared to its full-CMOS version.
Keywords :
MOSFET; adders; carbon nanotube field effect transistors; logic design; low-power electronics; 4-bit ripple carry full adder; CNFET; EDP variability; MOSFET; PDP variability; average power variability; carbon nanotube field effect transistor; deep subthreshold region; energy-delay product; hybrid 1-bit full adder circuit; power-delay product; ultralow-power applications; word length 1 bit; word length 4 bit; Adders; CMOS integrated circuits; CNTFETs; Hybrid power systems; Integrated circuit modeling; Logic gates; Semiconductor device modeling; CMOS; CNFET; ultralow power; variability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Integrated Networks (SPIN), 2015 2nd International Conference on
Conference_Location :
Noida
Print_ISBN :
978-1-4799-5990-7
Type :
conf
DOI :
10.1109/SPIN.2015.7095348
Filename :
7095348
Link To Document :
بازگشت