DocumentCode :
2552559
Title :
Parameterizable implementation of full search block matching algorithm using FPGA for real-time applications
Author :
Mohammadzadeh, Mohsen ; Eshghi, Mohammad ; Azadfar, M.M.
Author_Institution :
Fac. of Electr. & Comput. Eng., Shahid Beheshti Univ., Tehran, Iran
Volume :
1
fYear :
2004
fDate :
3-5 Nov. 2004
Firstpage :
200
Lastpage :
203
Abstract :
In this paper, a systolic array architecture for FSBMA is implemented by RTL-level VHDL for using as a motion estimation unit in low bit rate and real-time applications such as video telephony. This implementation is synthesized for two FPGA families, Xilinx Spartan II and Xilinx Virtex II and the results for area occupation and maximum opening frequency are presented. The results show it is possible to implement real-time video encoding systems with motion estimation, on a single FPGA chip.
Keywords :
digital signal processing chips; field programmable gate arrays; hardware description languages; motion estimation; real-time systems; systolic arrays; video coding; FPGA; FSBMA; RTL-level VHDL; Xilinx Spartan II; Xilinx Virtex II; digital signal processing chips; full search block matching algorithm; motion estimation unit; real-time applications; real-time video encoding systems; systolic array architecture; Application software; Array signal processing; Bandwidth; Field programmable gate arrays; Hardware; Motion estimation; Redundancy; Signal processing algorithms; Systolic arrays; Telecommunication computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems, 2004. Proceedings of the Fifth IEEE International Caracas Conference on
Print_ISBN :
0-7803-8777-5
Type :
conf
DOI :
10.1109/ICCDCS.2004.1393383
Filename :
1393383
Link To Document :
بازگشت