Title :
A 1.2V, 3.5/spl mu/W, 20MS/s, 8-bit comparator with dynamic-biasing preamplifier
Author :
Kwon, Sunwoo ; Lee, Hoi
Author_Institution :
Texas Univ., Dallas, TX
Abstract :
A comparator with the use of a dynamic-biasing preamplifier is presented in this paper. The dynamic-biasing technique provides the flexibility to control and minimize the current consumption of the preamplifier, thereby optimizing the power consumption of the comparator. With the dynamic-biasing preamplifier, the comparator can also operate at lower supply voltage compared to that using conventional preamplifier structures. In addition, the autozeroing technique is proposed to be incorporated into the dynamic-biasing scheme to improve the comparator resolution. By using a standard 0.18mum CMOS process, simulation results show that the comparator can operate down to 1.2V and achieve 8-bit resolution while only 2.9muA current is dissipated at 20MS/S
Keywords :
CMOS integrated circuits; comparators (circuits); integrated circuit design; low-power electronics; preamplifiers; 0.18 micron; 1.2 V; 2.9 muA; 3.5 muW; CMOS process; autozeroing technique; comparator; current control; dynamic-biasing technique; power consumption; preamplifier; Baseband; Energy consumption; Laboratories; Latches; Mirrors; Power integrated circuits; Preamplifiers; Sampling methods; Strontium; Threshold voltage;
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
DOI :
10.1109/ISCAS.2006.1693696