DocumentCode :
2552969
Title :
Hybrid clock network for altera structure ASIC devices
Author :
Poh, Loh Siang ; Pei, Lim Chooi
Author_Institution :
Altera Corp. (M) S/B, Penang
fYear :
2008
fDate :
25-27 Nov. 2008
Firstpage :
23
Lastpage :
26
Abstract :
Clock performance becomes a challenge in Structure ASIC world when system performance requirement keep increasing and logic density grows rapidly. In general, clock performance is evaluated through the clock skew and the clock integrity. The difficulty in ensuring minimum clock skew while maintaining clock integrity becomes more challenging when the device size grows and clock frequency increases. In this paper, we are introducing a new clock network structure for Altera Structure ASIC device (Hardcopy II), namely hybrid clock network. The hybrid clock network provides better performance on clock skew and clock integrity compared to previous generation Altera Structure ASIC device (Stratix HC) and FPGA.
Keywords :
application specific integrated circuits; clocks; integrated circuit reliability; Altera Structure ASIC devices; FPGA; Hardcopy II; Stratix HC; clock integrity; clock skew; hybrid clock network; Application specific integrated circuits; Clocks; Design methodology; Field programmable gate arrays; Frequency; Hybrid power systems; Logic devices; Logic programming; Routing; System performance; LAB;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Electronics, 2008. ICSE 2008. IEEE International Conference on
Conference_Location :
Johor Bahru
Print_ISBN :
978-1-4244-3873-0
Electronic_ISBN :
978-1-4244-2561-7
Type :
conf
DOI :
10.1109/SMELEC.2008.4770269
Filename :
4770269
Link To Document :
بازگشت