Title :
Diagnostic test pattern generation for analog circuits using hierarchical models
Author :
Chakrabarti, Sudip ; Chatterjee, Abhijit
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
In this paper we propose a novel fault-based transient test generation methodology for locating faults in hierarchical nonlinear analog circuits. A heuristic optimization algorithm generates test stimuli that can distinguish fault-effects based on voltage measurements at observable circuit nodes. hierarchical fault dictionaries are generated for the purpose of fault location. The cost of simulation during dictionary construction is significantly reduced as the proposed method uses hierarchical behavioral modeling of circuits and fault dropping techniques. The proposed algorithms can also be used to generate tests for fault detection. A complete diagnostic test generation system has been implemented and tested successfully
Keywords :
VLSI; analogue integrated circuits; automatic test pattern generation; circuit optimisation; fault diagnosis; integrated circuit testing; transient analysis; diagnostic test pattern generation; dictionary construction; fault detection; fault dropping techniques; fault location; fault-based transient test generation methodology; heuristic optimization algorithm; hierarchical behavioral modeling; hierarchical fault dictionaries; hierarchical models; hierarchical nonlinear analog circuits; observable circuit nodes; test stimuli; voltage measurements; Analog circuits; Circuit faults; Circuit testing; Costs; Dictionaries; Fault location; Heuristic algorithms; System testing; Test pattern generators; Voltage measurement;
Conference_Titel :
VLSI Design, 1999. Proceedings. Twelfth International Conference On
Conference_Location :
Goa
Print_ISBN :
0-7695-0013-7
DOI :
10.1109/ICVD.1999.745207