Title :
Efficient parallel hardware architecture for Lifting-Based discrete wavelet transform
Author :
Hao, Yanling ; Liu, Ying ; Wang, Renlong
Author_Institution :
Coll. of Autom., Harbin Eng. Univ., Harbin
Abstract :
Efficient parallel hardware architecture for lifting-based discrete wavelet transform is proposed in order to further decrease the hardware complexity of DWT. This architecture improves the parallel hardware architecture for discrete wavelet transform, adopts 2times2 transposing link, and optimizes the scaling link by leading in 4 to 1 multiplexer. Experimental results show that the proposed architecture, under the tight critical path, can decrease the used resources of internal registers and memories, at the same time save the arithmetic resources and hardware saving, and finally lower the hardware complexity of the discrete wavelet transform effectively.
Keywords :
computational complexity; discrete wavelet transforms; parallel architectures; hardware complexity; lifting-based discrete wavelet transform; parallel hardware architecture; Discrete wavelet transforms; Hardware; Discrete wavelet transform; Hardware architecture; Scaling link; Transposing link;
Conference_Titel :
Control and Decision Conference, 2008. CCDC 2008. Chinese
Conference_Location :
Yantai, Shandong
Print_ISBN :
978-1-4244-1733-9
Electronic_ISBN :
978-1-4244-1734-6
DOI :
10.1109/CCDC.2008.4597405