DocumentCode :
2554815
Title :
Analogue diagnosis of CMOS floating gate defect (FGD) using Genetic Algorithms (GAs)
Author :
Wong Yan Chiew ; Binti, S. ; Radzi, A.
Author_Institution :
Fac. of Electron. & Comput. Eng., Univ. Teknikal Malaysia Melaka, Melaka
fYear :
2008
fDate :
25-27 Nov. 2008
Firstpage :
414
Lastpage :
417
Abstract :
As manufacturers go into volume production with 90 nm designs and below, the floating gate defect (FGD) diagnosis has become a challenge in the initial yield ramp. Since floating gate can result in state-holding, intermittent and pattern-dependent fault effects, these models are generally more complex. Consequently, logical testing is proven can not guarantee the detection of the defect. In this paper, analogue diagnosis to the defect based on defective current is proposed. The magnitude of abnormal increased of power supply current is mainly subjected to the specific location in the Circuit Under Test (CUT), magnitude of input voltage and its sequence. Current open defect diagnosis methods are either keep repeating the circuit simulation based on try and error technique which is tedious or consider part of the factors only for the defect. Thus, the diagnosis results from current procedures may not be as accurate as possible and fully covered. In the proposed method, the significant difference of defective current and the magnitude of voltage supply in sequence are considered using optimization of genetic algorithms (GAs). Results show that the proposed method can achieve a very high diagnosis accuracy and simulation time.
Keywords :
CMOS analogue integrated circuits; circuit simulation; genetic algorithms; integrated circuit testing; integrated circuit yield; logic gates; logic testing; power supply circuits; CMOS floating gate defect; analogue diagnosis; circuit simulation; circuit under test; error technique; floating gate defect diagnosis; genetic algorithms; initial yield ramp; logical testing; open defect diagnosis methods; pattern-dependent fault effects; power supply current; voltage supply; volume production; Circuit faults; Circuit testing; Current supplies; Genetic algorithms; Logic testing; Manufacturing; Power supplies; Production; Semiconductor device modeling; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Electronics, 2008. ICSE 2008. IEEE International Conference on
Conference_Location :
Johor Bahru
Print_ISBN :
978-1-4244-3873-0
Electronic_ISBN :
978-1-4244-2561-7
Type :
conf
DOI :
10.1109/SMELEC.2008.4770353
Filename :
4770353
Link To Document :
بازگشت