DocumentCode :
2554864
Title :
DRAM EOS failure mechanisms and failure analysis by non-destructive technique
Author :
Yung, Lai Chin ; Tian, Chew Tat
Author_Institution :
Inst. of Qimonda Malaysia Sdn Bhd, Johor Bahru
fYear :
2008
fDate :
25-27 Nov. 2008
Firstpage :
426
Lastpage :
429
Abstract :
Electrical overstress has historically been one of the leading failure damage of integrated circuit. The result of an EOS event can range from soft damage with degradation to the IC up to catastrophic failure where the IC is permanently non-functional. Recent development of new DRAM technology with shrinking gate oxide dimension revealed severity of EOS failure mechanisms increasing obviously and proved to be a challenge to traditional failures analysis technique. Various analytical techniques have been introduced for EOS localization finding. In this paper, a non -destructive technique (X-ray and ultrasonic wave scanning) has been applied for component failure analysis.
Keywords :
DRAM chips; electrostatic discharge; failure analysis; nondestructive testing; ultrasonic applications; DRAM; EOS; X-ray scanning technique; electrical over stress; failure analysis; nondestructive technique; ultrasonic wave scanning technique; Airports; Degradation; Earth Observing System; Electromagnetic interference; Electromagnetic transients; Failure analysis; Integrated circuit reliability; Integrated circuit technology; Isolation technology; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Electronics, 2008. ICSE 2008. IEEE International Conference on
Conference_Location :
Johor Bahru
Print_ISBN :
978-1-4244-3873-0
Electronic_ISBN :
978-1-4244-2561-7
Type :
conf
DOI :
10.1109/SMELEC.2008.4770356
Filename :
4770356
Link To Document :
بازگشت