DocumentCode :
2554957
Title :
Hierarchical delay fault simulation
Author :
Ravikumar, C.P. ; Mittal, Ajay
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., New Delhi, India
fYear :
1999
fDate :
7-10 Jan 1999
Firstpage :
635
Lastpage :
639
Abstract :
Increasingly, VLSI systems are being designed using macro blocks and predesigned cores. Since the clock rate at which these circuits operate is steadily increasing, it is important to perform delay testing on modern VLSI chips and systems. Algorithms for delay test generation and delay fault simulation are known to be compute-intensive. Many of these algorithms require gate-level descriptions of circuits which are difficult to generate and may be even impossible to provide when the designer has made use of predesigned cores. Hierarchical testing appears to be an attractive alternative in such cases. Tests generated for logic blocks may be reused to generate tests for larger systems comprising of the logic blocks, hence reducing the total effort in test generation. Tests show in this paper that the computational effort spent in fault simulation can also be reduced using a hierarchical approach. The simulator HIDEFS described in this paper exploits the modular nature of the circuit to save on the memory requirement as well as execution time requirement of fault simulation
Keywords :
VLSI; delays; fault simulation; integrated circuit testing; logic testing; HIDEFS; VLSI systems; clock rate; computational effort; delay testing; execution time requirement; hierarchical approach; hierarchical delay fault simulation; logic blocks; macro blocks; memory requirement; modular nature; predesigned cores; Circuit faults; Circuit simulation; Circuit testing; Clocks; Computational modeling; Delay; Logic testing; Performance evaluation; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1999. Proceedings. Twelfth International Conference On
Conference_Location :
Goa
ISSN :
1063-9667
Print_ISBN :
0-7695-0013-7
Type :
conf
DOI :
10.1109/ICVD.1999.745277
Filename :
745277
Link To Document :
بازگشت