DocumentCode :
2555979
Title :
Analysis and VLSI architecture of update step in motion-compensated temporal filtering
Author :
Cheng, Chih-Chi ; Chen, Ching-Yeh ; Chen, Yi-Hau ; Chen, Liang-Gee
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
fYear :
2006
fDate :
21-24 May 2006
Abstract :
Motion-compensated temporal filtering (MCTF) is the core technology of the next generation scalable video coding schemes. There are two key steps in MCTF process, prediction step and update step. In this paper, an efficient scheme along with the hardware architecture of update step for VLSI implementation is proposed. The proposed update step scheme can reduce 55% off-chip memory access and turn the irregular access into regular access. 25% on-chip memory access is also reduced in deriving inverse motion vectors. 80% hardware area is saved by reusing the hardware resources of prediction step
Keywords :
VLSI; filtering theory; motion compensation; video coding; MCTF process; VLSI architecture; VLSI implementation; hardware architecture; inverse motion vectors; motion-compensated temporal filtering; off-chip memory access; on-chip memory access; prediction step; scalable video coding; update step; Design engineering; Digital signal processing; Discrete wavelet transforms; Filtering; Filters; Hardware; Motion analysis; Very large scale integration; Video coding; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693840
Filename :
1693840
Link To Document :
بازگشت