DocumentCode :
2556025
Title :
A 10-bit pipeline A/D converter without timing signals
Author :
Picolli, L. ; Maloberti, F. ; Rossini, A. ; Borghetti, F. ; Malcovati, P. ; Baschirotto, A.
Author_Institution :
Dept. of Electron., Pavia Univ.
fYear :
2006
fDate :
21-24 May 2006
Abstract :
This paper presents a novel 10-bit pipeline A/D converter for low noise, self-triggered applications. The proposed A/D converter does not require any timing signal (clock) in order to carry out the conversion, assuming that a sampled signal is provided at the input. The circuit basically operates as "combinatorial logic", propagating the partial conversions and the residues through the various stages asynchronously. The presented ADC has been designed in a standard 0.35 mum CMOS technology and the conversion period is lower than 500 ns (i.e. 2 MHz data rate). The power consumption is 39 mW from a 3.3 V power supply. The total chip area without pads is 2.24 mm2
Keywords :
CMOS logic circuits; analogue-digital conversion; combinational circuits; integrated circuit design; logic design; 0.35 micron; 10 bit; 3.3 V; 39 mW; CMOS integrated circuit; analog-digital conversion; combinatorial logic; partial conversions; pipeline A/D converter; CMOS technology; Circuit noise; Clocks; Logic circuits; Pipelines; Semiconductor device noise; Sensor arrays; Spectroscopy; Technological innovation; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693843
Filename :
1693843
Link To Document :
بازگشت