DocumentCode :
2556448
Title :
Hardware Support for Arithmetic Units of Processor with Multimedia Extension
Author :
Huang, Libo ; Lai, Mingche ; Dai, Kui ; Yue, Hong ; Shen, Li
Author_Institution :
Nat. Univ. of Defense Technol., Changsha
fYear :
2007
fDate :
26-28 April 2007
Firstpage :
633
Lastpage :
637
Abstract :
Multimedia extension technique is very popular in designing processors to improve multimedia processing performance. This paper carries on the study of hardware implementation of arithmetic units with multimedia extension support, and proposes new design methods for subword multiplier and SIMD (single instruction multiple data) IEEE FPU (floating-point unit). To verify the correctness and effectiveness of these methods, a multimedia coprocessor with SIMD fixed-point and floating-point units is designed. The implemented chip successfully demonstrates that the proposed SIMD Arithmetic units get good tradeoff between cost and performance.
Keywords :
coprocessors; fixed point arithmetic; floating point arithmetic; multimedia computing; multiprocessing systems; parallel processing; SIMD arithmetic unit; SIMD fixed-point unit; SIMD floating-point unit; arithmetic units; hardware support; multimedia extension; multimedia processing; processor design; single instruction multiple data; subword multiplier; Arithmetic; Computer architecture; Concurrent computing; Coprocessors; Costs; Delay; Design methodology; Hardware; Process design; Samarium;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia and Ubiquitous Engineering, 2007. MUE '07. International Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7695-2777-9
Type :
conf
DOI :
10.1109/MUE.2007.134
Filename :
4197343
Link To Document :
بازگشت