• DocumentCode
    2558932
  • Title

    NOCDEX: Network on Chip Design Space Exploration Through Direct Execution and Options Selection Through Principal Component Analysis

  • Author

    Li, Xinyu ; Hammami, Omar

  • Author_Institution
    ENSTA, Paris
  • fYear
    2006
  • fDate
    18-20 Oct. 2006
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    The design of system on chip (SoC) is getting more and more complex. One of the challenges is to find out an interconnection topology and a set of architecture parameters which minimize the area and power consumption while satisfying design constraint. The object of this paper is to propose a new design space exploration methodology for network on chip which use (1) hardware emulation for fast performance evaluation (2) actual post synthesis place and route for area results and (3) actual optimal implementation frequency to compute execution time rather than number of cycles. Based on these values, a statistical tool based on principal component analysis brings productivity gains for network on chip designer to quickly select network on chip components appropriate parameters value. Generally speaking the paper introduces fully automatic network on chip implementation cross-layer analysis in an integrated manner. Case studies validate our approach.
  • Keywords
    integrated circuit design; integrated circuit interconnections; network-on-chip; principal component analysis; NOCDEX; actual optimal implementation frequency; actual post synthesis; architecture parameters; cross-layer analysis; direct execution; execution time; fast performance evaluation; hardware emulation; interconnection topology; network-on-chip design space exploration; options selection; principal component analysis; productivity gains; statistical tool; system-on-chip; Design methodology; Emulation; Energy consumption; Hardware; Network topology; Network-on-a-chip; Power system interconnection; Principal component analysis; Space exploration; System-on-a-chip;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Industrial Embedded Systems, 2006. IES '06. International Symposium on
  • Conference_Location
    Antibes Juan-Les-Pins
  • Print_ISBN
    1-4244-0777-X
  • Electronic_ISBN
    1-4244-0777-X
  • Type

    conf

  • DOI
    10.1109/IES.2006.357469
  • Filename
    4197491