DocumentCode :
2559147
Title :
Write Buffer-aware Address Mapping for NAND Flash Memory Devices
Author :
Park, Sungmin ; Jung, Hoyoung ; Shim, Hyoki ; Sooyong Kang ; Cha, Jaehyuk
Author_Institution :
Div. of Inf. & Commun., Hanyang Univ., Seoul
fYear :
2008
fDate :
8-10 Sept. 2008
Firstpage :
1
Lastpage :
2
Abstract :
By using small-sized, next-generation NVRAM (such as MRAM, FeRAM and PRAM) as a write buffer, we can improve the overall performance of the NAND flash memory-based storage systems. However, traditional address mapping algorithms in Flash Translation Layer (FTL) software were designed without any consideration of the existence of write buffer. In this paper, we propose a novel write buffer-aware flash translation layer algorithm, optimistic FTL, which is designed to harmonize well with NVRAM write buffers. Simulation results show that the proposed optimistic FTL outperforms previous log block-based FTL algorithms.
Keywords :
buffer storage; flash memories; logic gates; write-once storage; NAND flash memory devices; flash translation layer software; storage systems; write buffer-aware address mapping; Algorithm design and analysis; Buffer storage; Clustering algorithms; Design optimization; Flash memory; Nonvolatile memory; Random access memory; Software algorithms; Software design; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Modeling, Analysis and Simulation of Computers and Telecommunication Systems, 2008. MASCOTS 2008. IEEE International Symposium on
Conference_Location :
Baltimore, MD
ISSN :
1526-7539
Print_ISBN :
978-1-4244-2817-5
Type :
conf
DOI :
10.1109/MASCOT.2008.4770592
Filename :
4770592
Link To Document :
بازگشت