DocumentCode :
2559451
Title :
Specification and verification of system-level hardware designs using time diagrams
Author :
Schlör, Rainer ; Damm, Werner
Author_Institution :
Fachbereich Inf., Univ. Oldenburg, Germany
fYear :
1993
fDate :
22-25 Feb 1993
Firstpage :
518
Lastpage :
524
Abstract :
An approach to the specification and verification of system-level hardware designs is presented. It is based on Timing Diagrams, a graphical specification language with an intuitive semantics, which is especially appropriate for the description of asynchronous distributed systems such as hardware designs. Timing Diagrams and their semantics are formally defined based on a translation to temporal logic. It is shown that for the resulting type of formulas there is an efficient model checking procedure, thus allowing fully automatic verification of hardware designs
Keywords :
formal verification; hardware description languages; logic CAD; temporal logic; visual languages; Timing Diagrams; asynchronous distributed systems; fully automatic verification; graphical specification language; intuitive semantics; model checking procedure; specification; system-level hardware designs; time diagrams; translation to temporal logic; verification; Abstracts; Bridges; Concrete; Formal specifications; Hardware; Logic; Protocols; Specification languages; System recovery; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993, with the European Event in ASIC Design. Proceedings. [4th] European Conference on
Conference_Location :
Paris
Print_ISBN :
0-8186-3410-3
Type :
conf
DOI :
10.1109/EDAC.1993.386409
Filename :
386409
Link To Document :
بازگشت