Title :
Synthesis and optimization of asynchronous controllers based on extended lock graph theory
Author :
Ykman-Couvreur, Chantal ; Lin, Bill ; Goossens, Gert ; De Man, Hugo
Author_Institution :
IMEC, Leuven, Belgium
Abstract :
An approach based on extended lock graph theory for synthesizing and optimizing asynchronous circuits from a signal transition graph (STG) specification with multiple transitions is presented. It enables the efficient synthesis of highly concurrent specifications, coming up with solutions where concurrency is reduced taking into account complex timing constraints and avoiding the introduction of unnecessary internal signals. It is relative to a fast logic generation method at the STG level, which permits characterization of a cost function to steer graph transformations for accurate cost measurements
Keywords :
asynchronous circuits; circuit optimisation; directed graphs; logic CAD; state assignment; asynchronous circuit synthesis; asynchronous controllers; complex timing constraints; cost function; extended lock graph theory; fast logic generation method; highly concurrent specifications; multiple transitions; signal transition graph specification; Asynchronous circuits; Circuit synthesis; Concurrent computing; Cost function; Digital circuits; Graph theory; Logic; Signal synthesis; Sufficient conditions; Timing;
Conference_Titel :
Design Automation, 1993, with the European Event in ASIC Design. Proceedings. [4th] European Conference on
Conference_Location :
Paris
Print_ISBN :
0-8186-3410-3
DOI :
10.1109/EDAC.1993.386423