DocumentCode :
2559774
Title :
Flexible Signal Processing Platform Chip for Software Defined Radio with 103 GOPS Dynamic Reconf1gurable Logic Cores
Author :
Fujisawa, Hisanori ; Saito, Miyoshi ; Nishijima, Seiichi ; Odate, Naoki ; Sakai, Yuki ; Yoda, Katsuhiro ; Sugiyama, Iwao ; Ishihara, Teruo ; Hirose, Yoshio ; Yoshizawa, Hideki
Author_Institution :
Fujitsu Labs. Ltd., Kawasaki
fYear :
2006
fDate :
13-15 Nov. 2006
Firstpage :
67
Lastpage :
70
Abstract :
Software defined radio (SDR) is expected to be a progressive technology for wireless communications under multi-communication systems. SDR requires high performance, low power consumption, and short latency hardware. We have developed a single-chip baseband processing LSI for SDR based on a hybrid architecture of coarse-grain reconfigurable logic cores and flexible accelerator modules to achieve the required features. The maximum performance is 103 GOPS. Moreover, we implemented IEEE 802.11a and IEEE 802.11b, and show the effectiveness in latency.
Keywords :
digital signal processing chips; large scale integration; reconfigurable architectures; software radio; wireless LAN; GOPS dynamic reconfigurable logic cores; IEEE 802.11a; IEEE 802.11b; coarse-grain reconfigurable logic cores; flexible accelerator modules; flexible signal processing platform chip; multicommunication systems; single-chip baseband processing LSI; software defined radio; wireless communication; Baseband; Communications technology; Delay; Energy consumption; Hardware; Large scale integration; Reconfigurable logic; Signal processing; Software radio; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2006. ASSCC 2006. IEEE Asian
Conference_Location :
Hangzhou
Print_ISBN :
0-7803-9734-7
Electronic_ISBN :
0-7803-97375-5
Type :
conf
DOI :
10.1109/ASSCC.2006.357853
Filename :
4197592
Link To Document :
بازگشت