Title :
Using circuit hierarchy for fault simulation in combinational and sequential circuits
Author :
Wittmann, Hannes C. ; Seiss, Bernhard H. ; Antreich, Kurt J.
Author_Institution :
Dept. of Electr. Eng., Tech. Univ. of Munich, Germany
Abstract :
Several concepts for exploiting the hierarchy in circuit description during the fault simulation of combinational and sequential circuits are introduced. The impact of these concepts on the single steps of fault simulation based upon single fault propagation and parallel pattern single fault propagation technique is discussed. An algorithm for the fault simulation of hierarchical circuits based upon parallel pattern single fault propagation in combination with the extended concept of fanout free regions is presented. The algorithm makes use of all of the concepts. Experimental results with industrial circuits with up to five levels of hierarchy and up to 90,000 gates demonstrate the advantages of the hierarchical fault simulator in terms of CPU-time consumption and memory requirements as compared to a fast gate level fault simulator
Keywords :
circuit analysis computing; combinational circuits; fault diagnosis; logic CAD; logic testing; sequential circuits; CPU-time consumption; algorithm; circuit hierarchy; combinational circuit; fanout free regions; fault simulation; hierarchical circuits; memory requirements; parallel pattern single fault propagation; sequential circuits; single fault propagation; Circuit faults; Circuit simulation; Circuit synthesis; Circuit testing; Combinational circuits; Electronic design automation and methodology; Sequential circuits;
Conference_Titel :
Design Automation, 1993, with the European Event in ASIC Design. Proceedings. [4th] European Conference on
Conference_Location :
Paris
Print_ISBN :
0-8186-3410-3
DOI :
10.1109/EDAC.1993.386437