Title :
Maximum likelihood decoding of the partial response signal with analog parallel processing circuits of the CNN
Author :
Son, Hongrak ; Kim, Hyongsuk ; Choi, Joungmi ; Lee, Jeong Won ; Chua, Leon O.
Author_Institution :
Commun. & Network Lab., Samsung Adv. Inst. of Technol., Yongin, South Korea
Abstract :
The partial response maximum likelihood (PRML) decoder is designed with the analog parallel processing circuits of the CNN. The PR technology is incorporated with the multi-level coding and normally used for the high density magnetic storage device or DVD. The technology combined with the optimization is called PRML and used for error correction of the storage device. Being required lots of computation in the PRML, the parallel processing structure with the CNN´s massive connections is able to be an efficient solution. In this study, a decoder for the PR signal called PR(1 2 2 1) is designed with the analog parallel circuits of the CNN. The circuits are connected circularly, which enables to decode the symbols continually. On-trellis circuit decoding enables faster decoding. The circuit simulations show that the power consumption of the proposed one is 1/3 and its silicon area is 1/2 of the digital Viterbi decoder to achieve the similar error correction performance.
Keywords :
analogue circuits; cellular neural nets; maximum likelihood decoding; optimisation; parallel processing; analog parallel processing circuits; circuit simulations; digital Viterbi decoder; error correction; maximum likelihood decoding; multilevel coding; optimization; partial response maximum likelihood decoder; partial response signal; Cellular neural networks; Circuits; Concurrent computing; DVD; Error correction; Magnetic memory; Maximum likelihood decoding; Parallel processing; Signal design; Signal processing;
Conference_Titel :
Cellular Neural Networks and Their Applications, 2005 9th International Workshop on
Print_ISBN :
0-7803-9185-3
DOI :
10.1109/CNNA.2005.1543179