DocumentCode :
2560654
Title :
Highly relaible reference bitline bias designs for 64Mb and 128Mb chain FeRAMs
Author :
Ogiwara, Ryu ; Takashima, Daisaburo ; Doumae, Sumiko ; Shiratake, Shinichiro ; Takizawa, Ryousuke ; Shiga, Hidehiro
Author_Institution :
Center for Semicond. R&D, Toshiba Corp., Yokohama, Japan
fYear :
2010
fDate :
8-10 Nov. 2010
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents highly reliable reference bitline bias designs for 64Mb and 128Mb chain FeRAM™. In order to compensate cell signal level shift of both "1" and "0" data inherent to ferroelectric material, the band-gap reference circuit with temperature coefficient trimmer and voltage generator with voltage trimmer using laser-fuses has been installed in 64Mb. This enhances tail-to-tail cell signal windows by ±22mV. Furthermore, in order to realize low voltage operation and compensate array operating voltage fluctuation as well as signal level shift with temperature variation, a new reference circuit called "elevator circuit" with trimmer using ferroelectric-fuses has been installed in 128Mb. This controls the dependency of reference voltage on operating temperature at low voltage 1.8V VDD and improves cell signal window by ±40mV and varies reference bitline bias with ±0.2V variation of array operating voltage VAA of 1.5V and improves cell signal windows by ±44mV.
Keywords :
ferroelectric storage; low-power electronics; random-access storage; reference circuits; FeRAM; array operating voltage fluctuation; cell signal level shift; elevator circuit; ferroelectric fuse; highly reliable reference bitline bias designs; laser fuse; low voltage operation; reference circuit; reference voltage; storage capacity 128 Mbit; storage capacity 64 Mbit; tail-to-tail cell signal; temperature coefficient trimmer; voltage 1.5 V; voltage 1.8 V; voltage generator; voltage trimmer; Computer architecture; Ferroelectric films; Microprocessors; Nonvolatile memory; Random access memory; Temperature measurement; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2010 IEEE Asian
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-8300-6
Type :
conf
DOI :
10.1109/ASSCC.2010.5716634
Filename :
5716634
Link To Document :
بازگشت