DocumentCode :
2560887
Title :
An Alternative Cyclic Synchronous Mirror Delay for Versatility in Highly Integrated SoC
Author :
Nakaya, Hiroaki ; Sasaki, Yasuhiko ; Kato, Naoki ; Arakawa, Fumio ; Shimizu, Toru
Author_Institution :
Ltd., Tokyo
fYear :
2006
fDate :
13-15 Nov. 2006
Firstpage :
279
Lastpage :
282
Abstract :
We describe an alternative cyclic synchronous mirror delay (ACSMD) for highly integrated SoCs of mobile application processors. ACSMD provides the following advantages: wide operational frequency range from 0.5 to 400 MHz, 0.08 mm2 chip area, and 6.13 mW power consumption @ 400 MHz operation. The chip area and power consumption are reduced by 95% of those of a conventional hierarchical SMD with the same operational frequency and resolution. Key circuit technologies are cyclic delay line, alternating use of three delay lines, and a new loop counter.
Keywords :
cellular radio; clocks; counting circuits; delay lines; microprocessor chips; synchronisation; system-on-chip; ACSMD; alternative cyclic synchronous mirror delay; circuit technologies; clock synchronous circuit; conventional hierarchical SMD; cyclic delay line; frequency 0.5 MHz to 400 MHz; integrated SoC; loop counter; mobile application processors; power 6.13 mW; power consumption; Circuits; Clocks; Delay lines; Energy consumption; Frequency synchronization; Laboratories; Mirrors; Phase detection; Phase measurement; Rotation measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2006. ASSCC 2006. IEEE Asian
Conference_Location :
Hangzhou
Print_ISBN :
0-7803-9734-7
Electronic_ISBN :
0-7803-97375-5
Type :
conf
DOI :
10.1109/ASSCC.2006.357905
Filename :
4197644
Link To Document :
بازگشت