Title :
Adaptive Self Refresh Scheme for Battery Operated High-Density Mobile DRAM Applications
Author :
Ahn, Jin-Hong ; Jeong, Bong-Hwa ; Kim, Saeng-Hwan ; Chu, Shin-Ho ; Cho, Sung-Kwon ; Lee, Han-Jin ; Kim, Min-Ho ; Park, Sang-Il ; Shin, Sung-Won ; Lee, Jun-Ho ; Han, Bong-Seok ; Hong, Jae-Keun ; Moran, Patrik B. ; Kim, Yong-Tak
Author_Institution :
Hynix Semicond. Inc., Ichon
Abstract :
Self refresh current in modern DRAMs is becoming more difficult problem to handle because the decreasing cell transistor size has a negative effect on the uniformity of capacitor charge. In order to solve this issue, adaptive self refresh(ASR) scheme has been developed. A dual period based refresh is performed in the ASR scheme to reduce power dissipation using row register information. The row register information is adaptively modified according to the cell data retention characteristics. When DRAM enters self refresh mode, only the rows which were activated for write are tested using internal refresh test circuits. The test results are used to choose the appropriate period for the dual period base self refresh operation. This paper demonstrates 512M mobile SDRAM utilizing this adaptive self refresh(ASR) capability to minimize standby power to 150 uA @85degC while maintaining chip area of the conventional scheme using the same process technology.
Keywords :
DRAM chips; circuit testing; mobile handsets; transistors; adaptive self refresh scheme; battery operated high-density mobile DRAM applications; capacitor charge uniformity; cell transistor; dual period based refresh; internal refresh test circuits; power dissipation; row register information; Automatic speech recognition; Automatic testing; Batteries; Capacitors; Circuit testing; Power dissipation; Random access memory; Registers; SDRAM; Semiconductor devices;
Conference_Titel :
Solid-State Circuits Conference, 2006. ASSCC 2006. IEEE Asian
Conference_Location :
Hangzhou
Print_ISBN :
0-7803-9734-7
Electronic_ISBN :
0-7803-97375-5
DOI :
10.1109/ASSCC.2006.357915