Title :
A 90nm 1-4.25-Gb/s Multi Data Rate Receiver for High Speed Serial Links
Author :
Chen, Lidong ; Spagna, Fulvio ; Marzolf, Phil ; Wu, John K.
Author_Institution :
Intel Corp., Fremont
Abstract :
This paper describes the design of a receiver that supports the operation from 1 to 4.25-Gb/s, enabling a single macro to satisfy different protocols. The receiver performs equalization to compensate for interconnect ISI, achieves 10 mV sensitivity at 4.25-Gb/s by using offset corrected amplification, and performs clock-data-recovery with a digital algorithm that controls a recovered clock out of a phase interpolator. The receiver has been validated in 90 nm CMOS with 45 mW at 1.1 V supply voltage and demonstrated to achieve link over 30-meter AGW24 cable at 3.125 Gb/s with BER<10-5.
Keywords :
high-speed techniques; receivers; synchronisation; system-on-chip; clock data recovery; high speed serial links; multidata rate receiver; offset corrected amplification; Band pass filters; Bandwidth; Clocks; Digital control; Equalizers; Intersymbol interference; Phase control; Power system interconnection; Protocols; Signal generators;
Conference_Titel :
Solid-State Circuits Conference, 2006. ASSCC 2006. IEEE Asian
Conference_Location :
Hangzhou
Print_ISBN :
0-7803-9734-7
Electronic_ISBN :
0-7803-97375-5
DOI :
10.1109/ASSCC.2006.357933