DocumentCode :
2562750
Title :
Design of a low noise readout ASIC for CdZnTe detector
Author :
Jie Luo ; Zhi Deng ; Guangqi Wang ; Cuiran Cheng ; Yinong Liu
Author_Institution :
Dept. of Eng. Phys., Tsinghua Univ., Beijing, China
fYear :
2012
fDate :
Oct. 27 2012-Nov. 3 2012
Firstpage :
4098
Lastpage :
4101
Abstract :
A low noise readout ASIC has been designed for CdZnTe detector. This chip contains 16 channels and each channel consists of a dual-stage charge sensitive preamplifier, 4th order semi-Gaussian shaper, leakage current compensation circuit (LCC), discriminator and output buffer. This chip has been fabricated in Globalfoudries 0.35 μm CMOS process, the preliminary results are presented here. The total channel charge gain can be adjusted from 100 mV/fC to 400 mV/fC and the peaking time can be adjusted from 1 μS to 4 μS. The minimum ENC at zero input capacitance measured at maximum charge gain and 1.33 μS peaking time is 70 e. The noise difference between FR4 and PTFE test board are analyzed. When connected with a 4 × 4 pixelated CdZnTe detector, energy spectrum from radioactive isotope has been measured with energy resolution of 2.74 keY FWHM for 241Am.
Keywords :
CMOS integrated circuits; application specific integrated circuits; preamplifiers; readout electronics; semiconductor counters; 4th order semiGaussian shaper; FR4 test board; Globalfoudries CMOS process; PTFE test board; cadmium zinc telluride detector; discriminator; dual stage charge sensitive preamplifier; leakage current compensation circuit; low noise readout ASIC design; output buffer; time 1 mus to 4 mus; total channel charge gain;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC), 2012 IEEE
Conference_Location :
Anaheim, CA
ISSN :
1082-3654
Print_ISBN :
978-1-4673-2028-3
Type :
conf
DOI :
10.1109/NSSMIC.2012.6551936
Filename :
6551936
Link To Document :
بازگشت