DocumentCode :
2563354
Title :
Implementation of area efficient H.264/AVC CAVLC decoder
Author :
Choi, Byung-Sik ; Lee, Jong-Yeol
fYear :
2009
fDate :
18-20 May 2009
Firstpage :
135
Lastpage :
138
Abstract :
In this paper, we propose the VLSI architecture of H.264/AVC CAVLC Decoder which is able to reduce power consumption by using area-efficient method. In the proposed architecture, we reduce the lookup table area by rearranging the entries of lookup tables. We also save the bus area and processing cycles consumed decoding T1s by decoding T1s value at the final reordering step which is performed in output buffer. We can find overlapped logics between the controller and barrel shifter. To remove the overlapped logics, we combine a controller and a barrel shifter. By using these proposed methods, we can reduce the area and power consumption by about 30% and 15% separately compared with previous works. We design the proposed decoder using Verilog HDL and synthesize it using 0.35 mum standard cell library. We verify the proposed architecture by simulation that the designed decoder can run at the frequency of 50 MHz.
Keywords :
VLSI; adaptive codes; hardware description languages; power consumption; table lookup; variable length codes; video codecs; CAVLC decoder; H.264/AVC; VLSI architecture; Verilog HDL; area-efficient method; barrel shifter; frequency 50 MHz; lookup table; overlapped logics; power consumption; size 0.35 micron; standard cell library; Automatic voltage control; Decoding; Area reduction; CAVLD; H.264/AVC; Power consumption;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IC Design and Technology, 2009. ICICDT '09. IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-2933-2
Electronic_ISBN :
978-1-4244-2934-9
Type :
conf
DOI :
10.1109/ICICDT.2009.5166281
Filename :
5166281
Link To Document :
بازگشت