DocumentCode :
2563822
Title :
A 1.8V 200mW 8-bit 1GSPS CMOS A/D converter with a cascaded-folding and an interpolation
Author :
Hwang, Jooho ; Lee, Dongheon ; Park, Sunghyun ; Moon, Junho ; Song, Minkyu
Author_Institution :
Dept. of Semicond. Sci., Dongguk Univ., Seoul, South Korea
fYear :
2009
fDate :
18-20 May 2009
Firstpage :
241
Lastpage :
244
Abstract :
In this paper, a CMOS analog-to-digital converter (ADC) with an 8-bit 1GSPS at 1.8 V is designed. The architecture of the proposed ADC is based on a folding ADC with a cascaded-folding and an interpolation structure. A self-linearized pre-amplifier with source degeneration technique and a folder averaging technique for the high-performance are introduced. Further, a novel auto-switching encoder is also proposed. The chip has been fabricated with 0.18 mum 1-poly 5-metal CMOS technology. The active chip area is 0.72 mm2 and it consumes about 200 mW at 1.8 V power supply. The simulated result of SNDR is 46.29 dB, when Fin=Fs/2 at Fs=1 GHz.
Keywords :
CMOS integrated circuits; analogue-digital conversion; encoding; interpolation; 1-poly 5-metal CMOS technology; 8-bit 1GSPS CMOS A/D converter; analog-to-digital converter; auto-switching encoder; cascaded-folding; folder averaging technique; frequency 1 GHz; interpolation; noise figure 46.29 dB; power 200 mW; self-linearized preamplifier; size 0.18 mum; source degeneration technique; voltage 1.8 V; word length 8 bit; Analog-digital conversion; CMOS technology; Digital signal processing; Error correction; Interpolation; Linearity; Moon; Power supplies; Resistors; Voltage; ADC; auto-switching encoder; cascaded-folding; folder averaging;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IC Design and Technology, 2009. ICICDT '09. IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-2933-2
Electronic_ISBN :
978-1-4244-2934-9
Type :
conf
DOI :
10.1109/ICICDT.2009.5166304
Filename :
5166304
Link To Document :
بازگشت