Title :
An 80 ns 1 Mb flash memory with on-chip erase/erase-verify controller
Author :
Seki, Katsuyuki ; Kume, Hideyuki ; Ohji ; Tanaka, T. ; Adachi, Toru ; Ushiyama, M. ; Shimohigashi, K. ; Wada, Tomotaka ; Komori, Kenji ; Nishimoto, Takuya ; Izawa, K. ; Hagiwara, Tomomichi ; Kubota, Yuko ; Shohji, K. ; Miyamoto, Naoyuki ; Saeki, Shin ; Og
Author_Institution :
Hitachi Ltd., Tokyo, Japan
Abstract :
An internal erase and erase-verify control system implemented in all electrically erasable, reprogrammable, 80-ns, 1-Mb flash memory suitable for in-system reprogram applications is discussed. This system features a command signal latch, a sequence controller, and a verify voltage generator. Timing in the electrical erase mode is shown. The erase mode is initiated by a 50-ns pulse. An erase and erase-verify sequence is automatically conducted in a chip without any further external control. The internal status can be checked through a status-polling mode. The 80-ns access time results from advanced sense amplifiers, as well as from low-resistance polysilicide word lines and scaled periphery transistors. For sensitivity and speed of the sense circuits, a pMOSFET with gate connected to drain is used as a load transistor. Compared with a conventional sense amplifier with a grounded-gate pMOSFET load, the shorter channel length of the pMOSFET used here gives the same sensitivity, reducing the stray capacitance problem. Together with a signal voltage swing reduced by a threshold voltage of the pMOSFET, this is essential for access speed. Simulation shows a 30-ns reduction of access time at a V/sub cc/ of 4.25 V. Schmoo plots of the address access time indicate that V/sub cc min/ is 3.4 V, demonstrating the proper operation of the automatic erase scheme.<>
Keywords :
EPROM; MOS integrated circuits; integrated memory circuits; 1 Mbit; 80 ns; Schmoo plots; access time; automatic erase; channel length; command signal latch; electrically erasable reprogrammable memory; external control; flash memory; in-system reprogram applications; low-resistance polysilicide word lines; on-chip erase/erase-verify controller; pMOSFET; scaled periphery transistors; sense amplifiers; sequence controller; signal voltage swing; status-polling mode; stray capacitance; verify voltage generator; Automatic generation control; Control systems; Flash memory; Latches; MOSFET circuits; Pulse amplifiers; Signal generators; Threshold voltage; Transistors; Voltage control;
Conference_Titel :
Solid-State Circuits Conference, 1990. Digest of Technical Papers. 37th ISSCC., 1990 IEEE International
Conference_Location :
San Francisco, CA, USA
DOI :
10.1109/ISSCC.1990.110129