DocumentCode :
2566974
Title :
Design of a dynamic memory access scheduler
Author :
Zheng, Jun ; Sun, Kang ; Pan, Xuezeng ; Ping, Lingdi
Author_Institution :
Zhejiang Univ., Hangzhou
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
20
Lastpage :
23
Abstract :
Computer systems are becoming increasingly limited by memory performance. A dynamic SDRAM access scheduler (DSAS) according to modern SDRAM technology and memory access scheduling algorithms is proposed in this paper. Based on SDR-SDRAM technology and new version AMBA AXI bus, DSAS dynamically schedules the accesses to SDRAM and reduces precharge time. A modularized configurable automatic verification platform is established to verify basic functions of DSAS. We analyze the results and conclude that the memory controller using DSAS is capable of predicting future operations, thus greatly hide the precharge time, which takes much time in SDRAM operations; AXI bus throughput rate has improved by 19%~52% during frequent SDRAM accesses.
Keywords :
DRAM chips; scheduling; AMBA AXI bus; dynamic SDRAM access scheduler; dynamic memory access scheduler; modularized configurable automatic verification platform; Bandwidth; Dynamic scheduling; Memory management; Multimedia systems; Processor scheduling; Random access memory; SDRAM; Streaming media; System-on-a-chip; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415557
Filename :
4415557
Link To Document :
بازگشت