DocumentCode :
2567594
Title :
Adiabatic tree multipliers using modified booth algorithm
Author :
Wang, Ling ; Hu, Jianping ; Li, Hong
Author_Institution :
Ningbo Univ., Ningbo
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
161
Lastpage :
164
Abstract :
This paper presents an adiabatic tree multiplier based on modified Booth algorithm. All circuits including Booth encoders, partial product generators, and compressors are realized with DTGAL (dual transmission gate adiabatic logic) circuits. The energy loss of the proposed adiabatic circuits is compared with their corresponding PAL-2N and CMOS implementations. The proposed circuits are verified using the BSIM3V3 models of TSMC 0.18 mum CMOS technology. The power consumption is greatly reduced since the energy transferred to large load capacitances is well recovered.
Keywords :
CMOS logic circuits; trees (mathematics); BSIM3V3 models; Booth encoders; CMOS technology; PAL-2N; TSMC; adiabatic tree multipliers; dual transmission gate adiabatic logic circuits; modified Booth algorithm; partial product generators; CMOS technology; Capacitance; Compressors; Energy consumption; Energy loss; Logic arrays; Logic circuits; Logic gates; MOSFETs; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415592
Filename :
4415592
Link To Document :
بازگشت