DocumentCode :
2567713
Title :
Power reduction through specific instruction scheduling based on Hardware/Software Co-Design
Author :
Zhao, Kang ; Bian, Jinian ; Jiang, Chenqian ; Dong, Sheqin ; Goto, Satoshi
Author_Institution :
Tsinghua Univ., Beijing
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
193
Lastpage :
196
Abstract :
In this paper, an instruction-level power reduction model for the low power system-on-a-chip is proposed, which combines the hardware and software design together. Firstly, to reduce the power consumption via hardware design, this model is equipped with a specific instruction extraction process, which utilizes a sub-graph matching algorithm. Then a scheduling algorithm is integrated in this model to achieve power compression via reducing the memory access number. Finally, a set of Fir filter programs are power-driven optimized using the proposed model based on hardware/software co-design strategy, and the experimental results indicate that this model can reduce the power consumption effectively.
Keywords :
graph theory; hardware-software codesign; logic design; system-on-chip; FIR filter; hardware-software codesign; instruction-level power reduction; low power system-on-a-chip; power compression; specific instruction scheduling; subgraph matching algorithm; Constraint optimization; Energy consumption; Hardware; Job shop scheduling; Power dissipation; Power system modeling; Processor scheduling; Scheduling algorithm; Software design; System-on-a-chip; Hardware/Software Co-Design; Power Reduction; Scheduling; SoC; Specific Instruction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415600
Filename :
4415600
Link To Document :
بازگشت