DocumentCode :
2569312
Title :
A 8-bit 125-MSample/s pipelined ADC
Author :
Fan, Mingjun ; Chen, Tingqian ; Yin, Wenjing ; Wang, Lei ; Li, Ning ; Ren, Junyan
Author_Institution :
State Key Lab of ASIC and System, Fudan University, Shanghai 201203, China
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
585
Lastpage :
587
Abstract :
This paper describes a 1.8-V, 8-bit, 125 Msample/s analog-to-digital converter (ADC) with a power-efficient architecture designed in a 0.18-μm CMOS technology. Through sharing an amplifier between two successive pipeline stages, the converter is realized with just three amplifiers and a separate sample-and-hold block. It employs a wide-bandwidth low-power wide-swing gain-boosting folded-cascode amplifiers, an improved bootstrap switch technique and appropriate scaling down skill. The simulation result shows the ADC achieves 57.7-dB spurious free dynamic range (SFDR), 48-dB signal-to-noise ratio (SNR), 7.6 effective number of bits (ENOB) for 62-MHz input and consumes 36-mw from 1.8-V supply, which also includes five buffer amplifiers.
Keywords :
Analog-digital conversion; Bandwidth; Broadband amplifiers; Capacitors; Circuits; Energy consumption; Operational amplifiers; Sampling methods; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin, China
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415698
Filename :
4415698
Link To Document :
بازگشت