DocumentCode :
2569836
Title :
A high-performance memory storage architecture for MP@HL MPEG2 decoder chip
Author :
Wu, Zhihua ; Luo, Rong ; Wang, Hui ; Yang, Huazhong
Author_Institution :
Tsinghua Univ., Beijing
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
721
Lastpage :
724
Abstract :
A major bottleneck of MP@HL MPEG-2 decoder is the memory bandwidth. It is important to improve the utilization ratio of the memory bandwidth in MPEG2 decoder. To realize it, a new memory storing architecture is proposed in this paper. Since the number of overhead cycles needed for row-activations in SDRAM can be minimized, the memory bandwidth can be improved significantly. Compared with the linear translation, our experimental results show that the proposed architecture can reduce about 90% of row activations and 60% of the cycles needed by the decoder. It can easily meet MP@HL decoder bandwidth requirement without cache used.
Keywords :
decoding; digital signal processing chips; memory architecture; video coding; MP@HL MPEG2 decoder chip; SDRAM; memory bandwidth; memory storage architecture; row-activations; Application specific integrated circuits; Bandwidth; Decoding; Displays; Memory architecture; Motion compensation; Read-write memory; SDRAM; Uncertainty; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415732
Filename :
4415732
Link To Document :
بازگشت