DocumentCode :
2571150
Title :
Design and implementation of DFT strategy for an industrial communications and control SoC
Author :
Yi-zhuo, Liu ; Hong, Wang ; Zhi-jia, Yang
Author_Institution :
Chinese Acad. of Sci., Shenyang
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
1014
Lastpage :
1017
Abstract :
With the development of microelectronics technology, IC has come into SoC age. At the same time, the increasing complexity of SoC design presents the test some challenging problems, such as IP, system integration, test strategy, and so on. A system level DFT solution for SoC is presented through a real life case (FF_SoC, 0.18 mu m, million gates chip). The SoC architecture is centered around ARM processor in combination with SRAM, PLL, uart, GPIO, watchdog timer, memory controller, real time clock, etc. The most important IP core is FFH1, which is a Foundation Fieldbus communications and control IP core designed by our team. In this paper we presented a structural and systematic DFT approach for SoCs.
Keywords :
design for testability; field buses; system-on-chip; ARM processor; DFT strategy; SRAM; SoC control; design for test; foundation fieldbus communication; industrial communication; system on chip; Clocks; Communication industry; Communication system control; Design for testability; Electrical equipment industry; Industrial control; Microelectronics; Phase locked loops; Random access memory; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415805
Filename :
4415805
Link To Document :
بازگشت