DocumentCode :
2571231
Title :
Experiments on reducing standby current for compilable SRAM using hidden clustered source line control
Author :
Chang, Meng-Fan ; Kwai, Ding-Ming ; Yang, Sue-Meng ; Chou, Yung-Fa ; Chen, Ping-cheng
Author_Institution :
Nat. Tsing Hua Univ., Hsinchu
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
1038
Lastpage :
1041
Abstract :
This work develops a hidden clustered source line control (HCSLC) technique to reduce the standby current of an embedded SRAM with zero area overhead. The HCSLC scheme utilizes meshed multiple source line control to reduce the fluctuations of virtual ground voltages that are caused by IR drops and process variations. A clustered device-hidden layout scheme is employed to produce compact SRAM layout and attenuate the effects of location/direction-dependent process variations on source line control circuits. A 512 Kb HCSLC SRAM testchip was fabricated using the 0.18 um CMOS process. The HCSLC SRAM achieves 69%~77% reductions of standby current for various processes, supply voltages and temperatures (PVT). The data retention voltage in sleep mode is 0.1 V~0.15 V higher than that in normal mode for the HCSLC SRAM.
Keywords :
CMOS memory circuits; SRAM chips; leakage currents; CMOS; clustered device-hidden layout scheme; embedded SRAM; hidden clustered source line control circuit; location-direction-dependent process variations; size 0.18 mum; standby current; virtual ground voltage; Circuits; Communication system control; Fluctuations; Random access memory; Subthreshold current; Temperature measurement; Temperature sensors; Threshold voltage; Variable structure systems; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415810
Filename :
4415810
Link To Document :
بازگشت