Title :
Parametric analysis of multiple interconnects via canonical reduced order modeling
Author :
Hao, Zhigang ; Shi, Guoyong
Author_Institution :
Shanghai Jiao Tong Univ., Shanghai
Abstract :
For design nodes at 65 nm and below, timing will essentially be a statistical measure of the fabricated circuit and heavily correlated with process variation. This paper proposes a novel parametric interconnect analysis using canonical reduced order modeling. Models in canonical forms have the feature of a small number of free model parameters. This property can be made use of effectively for parametric analysis via interpolation. Experimental results demonstrate the effectiveness of the proposed methodology.
Keywords :
integrated circuit design; integrated circuit interconnections; interpolation; reduced order systems; canonical reduced order modeling; fabricated circuit; free model parameters; interpolation; multiple interconnects; parametric interconnect analysis; Integrated circuit interconnections; Integrated circuit synthesis; Interpolation; Linear systems; MIMO; Microelectronics; Observability; Polynomials; Reduced order systems; Timing;
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
DOI :
10.1109/ICASIC.2007.4415833