DocumentCode :
2571897
Title :
Modeling and simulation of an open-loop architecture ADC
Author :
Bing, Fan ; Donghui, Wang ; Tiejun, Zhang ; Chaohuan, Hou
Author_Institution :
Inst. of Acoust. of Chinese Acad. of Sci., Beijing
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
1193
Lastpage :
1196
Abstract :
This paper introduces a behavioral simulation of an open loop architecture pipeline ADC. A behavioral model is developed in MATLAB/SIMULINK. The main error sources that affect the ADC are investigated and various non-idealities in an open loop architecture ADC, such as S/H bandwidth limitation, clock jitter, and interpolator gain mismatch, are analyzed. It also shows the impact of nonlinearities on the performance of the ADC. The results aid the design of open loop pipeline ADCs by providing a comprehensive set of design specifications that must be satisfied by each building block.
Keywords :
analogue-digital conversion; bandwidth compression; pipeline arithmetic; timing jitter; ADC; MATLAB/SIMULINK; analog-to-digital converters; bandwidth limitation; clock jitter; interpolator gain mismatch; open loop pipeline; Circuit noise; Clocks; Energy consumption; Jitter; MATLAB; Mathematical model; Pipelines; Sampling methods; Signal design; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415848
Filename :
4415848
Link To Document :
بازگشت