DocumentCode :
2572154
Title :
VLSI implementation of reconfigurable SRRC filters with automatic code generation
Author :
Shuyu, Chen ; Yun, Chen ; Yang, Zhang ; Jianming, Wu ; Xiaoyang, Zeng ; Dian, Zhou
Author_Institution :
Fudan Univ., Shanghai
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
1261
Lastpage :
1264
Abstract :
A novel way to realize Square Root Raised Cosine (SRRC) filters with different taps, different accuracies and fixed architecture is proposed in this paper. An automatic code generation method is introduced because the architecture adopted in this paper is regular. In this way, both the number of the taps and Canonic Signed Digit (CSD) code´s bit width are reconfigurable, and a variety of filters with fixed structure and different taps and accuracies can be realized efficiently. The synthesis result shows that a 257-tap SRRC filter using the architecture suggested in this paper can operate at a maximum frequency of 168.9 MHz with a cost of 86135 equivalent gates.
Keywords :
VLSI; codes; filters; VLSI implementation; automatic code generation; canonic signed digit; reconfigurable square root raised cosine filters; Application specific integrated circuits; Computer architecture; Costs; Digital filters; Digital signal processing; Filtering; Frequency synthesizers; Matched filters; Signal processing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415865
Filename :
4415865
Link To Document :
بازگشت