Title :
Ratio based hot-carrier degradation modeling for aged timing simulation of millions of transistors digital circuits
Author :
Yonezawa, H. ; Jingjun Fang ; Kawakami, Y. ; Iwanishi, N. ; Lifeng Wu ; Chen, A.I.-H. ; Koike, N. ; Ping Chen ; Chune-Sin Yeh ; Zhihong Liu
Author_Institution :
Adv. LSI Technol Dev. Center, Matsushita Electr. Ind. Co. Ltd., Nagaokakyo, Japan
Abstract :
A ratio based hot-carrier degradation model for aged timing simulation of large CMOS circuits is presented. The model introduces gate-level representation and simply uses timing information. The proposed model is implemented in the prototype simulator in which the aged timing is obtained from the fresh timing and the precharacterized ratio. The simulated results show that the simulation can be performed at the size and speed of logic simulation with comparable accuracy of transistor-level simulator BTABERT.
Keywords :
CMOS logic circuits; ageing; hot carriers; integrated circuit modelling; logic simulation; timing; CMOS digital logic circuit; aged timing simulation; gate level simulator; ratio based hot carrier degradation model; Aging; CMOS technology; Circuit simulation; Degradation; Delay; Digital circuits; Hot carriers; Semiconductor device modeling; Timing; Transistors;
Conference_Titel :
Electron Devices Meeting, 1998. IEDM '98. Technical Digest., International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-4774-9
DOI :
10.1109/IEDM.1998.746287