DocumentCode :
2572399
Title :
Modeling of cumulative thermo-mechanical stress (CTMS) produced by the shallow trench isolation process for 1 Gb DRAM and beyond
Author :
Tai-Kyung Kim ; Do-Hyung Kim ; Jae-Kwan Park ; Tai-Su Park ; Young-Kwan Park ; Hoong-Joo Lee ; Kang-Yoon Lee ; Jeong-Taek Kong ; Jong-Woo Park
Author_Institution :
Semicond. R&D Center, Samsung Electron. Co. Ltd., Kyungki, South Korea
fYear :
1998
fDate :
6-9 Dec. 1998
Firstpage :
145
Lastpage :
148
Abstract :
The defects induced by the thermo-mechanical stress in the device fabrication process are correlated with device characteristics of 1 Gb DRAM. To identify the defect formation in the thermal process, we modeled the cumulative thermo-mechanical stress (CTMS) throughout the shallow trench isolation (STI) integrated DRAM process, and performed computer simulation using ABAQUS. The defect-free stress level was extracted from the relationship between the cumulative shear stress and electrical device characteristics, and then applied to optimizing thermal annealing process to obtain the defect-free process condition for the fabrication of 1 Gb DRAM and beyond.
Keywords :
DRAM chips; annealing; finite element analysis; integrated circuit reliability; isolation technology; thermal stresses; 1 Gbit; ABAQUS; DRAM; cumulative shear stress; cumulative thermo-mechanical stress; defect formation; defect-free process condition; shallow trench isolation process; thermal annealing process; Annealing; Capacitive sensors; Fabrication; History; Leakage current; Random access memory; Substrates; Thermal degradation; Thermal stresses; Thermomechanical processes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1998. IEDM '98. Technical Digest., International
Conference_Location :
San Francisco, CA, USA
ISSN :
0163-1918
Print_ISBN :
0-7803-4774-9
Type :
conf
DOI :
10.1109/IEDM.1998.746302
Filename :
746302
Link To Document :
بازگشت